CEVA-X1622 DSP core for Audio, Voice, Video, Imaging and Baseband Applications
The CEVA-X family of cores is based on a unique mix of Very Long Instruction Word (VLIW) and Single Instruction Multiple Data (SIMD)architectures. The VLIW architecture allows a high level of concurrent instructions processing, thereby providing extended parallelism and low power consumption. The SIMD architecture allows single instructions to operate on multiple data elements, thereby resulting in code size reduction and increased performance. This processor family offers best-in-class performance, scalability, ease of programmability at the C level, and the flexibility to support a wide variety of applications. The CEVA-X family offers an architectural framework from which multiple DSP designs are derived. Each DSP design is aimed to serve different application needs characterized by performance, power consumption, and cost.
The CEVA-X1622: The smallest footprint CEVA-X processor offering the optimal performance versus cost ratio.?The dual MAC, 8-way VLIW CEVA-X1622 DSP core is the most cost-effective member of the CEVA-X family offering the smallest footprint and the best cost versus performance tradeoff.
CEVA-X1622 Target Applications
Target applications for the CEVA-X1622 include audio, voice, video, and image processing; also 2.5G/3G baseband processing for various markets.
Features | Benefits |
---|---|
Advanced VLIW + SIMD architecture offering very high ILP (Instruction Level Parallelism)
|
Optimal for demanding DSP applications in various markets |
High performance
|
Meets the exacting requirements of next generation SoCs |
Easy software development
|
Smooth C-level software development and easy integration into the target SoC reduces risk and time-to-market |
Open architecture and standardized APIs | Additional software components can be easily developed or licensed through CEVA’s partners |
Used to power the?CEVA-MM2000multimedia platform | The fully-programmable?CEVA-MM2000provides a complete multimedia solution – Audio, Video, Imaging, Voice – allowing cost-effective deployment of new products and differentiation through software |
…and many more –?Download the CEVA-X1622 Product Brief for more information |
Architectural Highlights
The CEVA-X1622 is a high-performance, low-power, fully synthesizable DSP with a 16-bit data width and dual 16-bit fixed-point MAC units.
The CEVA-X1622 is based on a unique mix of Very Long Instruction Word (VLIW) and Single Instruction Multiple Data (SIMD) architectures. The VLIW architecture allows a high level of concurrent instructions processing, thereby providing extended parallelism and low power consumption. The SIMD architecture allows single instructions to operate on multiple data elements, thereby resulting in code size reduction and increased performance.
In addition to DSP operations, the CEVA-X1622 provides strong support for control code, thereby reducing cycle count and program size associated with control and overhead code:
- All instructions are conditional with a predication mechanism
- Rich instruction set for bit manipulation
- Branch prediction
- Zero overhead loops
- … and more…
Advanced data memory subsystem supporting configurable-size L1 data space, a separate AHB-Lite system bus, and a programmable DMA supporting up to 4GB of addressing space. Similarly, the program memory subsystem supports configurable-size L1 program space, TCM memory and instruction cache. Using a separate AHB-Lite system bus and a programmable DMA, these can be extended up to 4GB in L2.
Codecs available directly from CEVA include:
Vocoders | Audio decoders | Audio encoders | Video decoders | Video encoder | Imaging |
---|---|---|---|---|---|
G.723 | MP3 | MP3 | H.264 BP | H.264 BP | JPEG decoder |
G.729 | MPEG4 AAC-LC | MPEG4 AAC-LC | H.264 MP | MPEG4 SP | JPEG encoder |
G.729.1 | HE-AAC V1 | HE-AAC V1 | MPEG4 SP | ||
G.711 | HE-AAC V2 | MPEG4 ASP | |||
G.726 | WMA9 | RealVideo | |||
G.727 | WMA10 | ||||
G.168 | RealAudio 8 | ||||
G.161 | RealAudio 9 | ||||
iLBC | RealAudio 10 | ||||
AMR-NB | Dolby Digital (AC3) | ||||
HR | |||||
FR | |||||
AMR-WB | |||||
EVRC | |||||
EVRC-B | |||||
EVRC-C | |||||
QCELP | |||||
SMV |